Structural design guideline to minimize extreme low-k delamination potential in 40 nm flip-chip packages
暂无分享,去创建一个
Yi-Shao Lai | Chang-Chi Lee | Meng-Kai Shih | Tong Hong Wang | Y. Lai | M. Shih | T. Wang | Chang-Chi Lee
[1] Zhong Chen,et al. Underfill selection methodology for fine pitch Cu/low-k FCBGA packages , 2009, Microelectron. Reliab..
[2] K. M. Chen,et al. Effects of underfill materials on the reliability of low-K flip-chip packaging , 2006, Microelectron. Reliab..
[3] Kuo-Ning Chiang,et al. Investigation of the delamination mechanism of the thin film dielectric structure in flip chip packages , 2010 .
[4] Kuo-Ning Chiang,et al. Reliability of interfacial adhesion in a multi-level copper/low-k interconnect structure , 2007, Microelectron. Reliab..
[5] Guotao Wang,et al. Chip-packaging interaction: a critical concern for Cu/low k packaging , 2005, Microelectron. Reliab..
[6] V. Kripesh,et al. Optimization of the Thermomechanical Reliability of a 65 nm Cu/Low-$k$ Large-Die Flip Chip Package , 2009, IEEE Transactions on Components and Packaging Technologies.
[7] Yi-Shao Lai,et al. Effect of Underfill Thermomechanical Properties on Thermal Cycling Fatigue Reliability of Flip-Chip Ball Grid Array , 2004 .
[8] John H. Lau,et al. Design, assembly and reliability of large die and fine-pitch Cu/low-k flip chip package , 2010, Microelectron. Reliab..