A new design of double edge triggered flip-flops
暂无分享,去创建一个
Massoud Pedram | Qing Wu | Xunwei Wu | Massoud Pedram | Qing Wu | Xunwei Wu
[1] Stephen H. Unger,et al. Double-Edge-Triggered Flip-Flops , 1981, IEEE Transactions on Computers.
[2] Kamran Eshraghian,et al. Principles of CMOS VLSI Design: A Systems Perspective , 1985 .
[3] Sung-Mo Kang. Accurate simulation of power dissipation in VLSI circuits , 1986 .
[4] Milos D. Ercegovac,et al. A novel CMOS implementation of double-edge-triggered flip-flops , 1990 .
[5] J. Yuan,et al. Double-edge-triggered D-flip-flops for high-speed CMOS circuits , 1991 .
[6] A. Gago,et al. Reduced implementation of D-type DET flip-flops , 1993 .
[7] Razak Hossain,et al. Low power design using double edge triggered flip-flops , 1994, IEEE Trans. Very Large Scale Integr. Syst..
[8] M. Sarrafzadeh,et al. Activity-driven clock design for low power circuits , 1995, Proceedings of IEEE International Conference on Computer Aided Design (ICCAD).
[9] Massoud Pedram,et al. Power minimization in IC design: principles and applications , 1996, TODE.