A real-time reconfigurable pipelined architecture with advanced power management for UTRA-FDD

A reconfigurable-pipelined architecture with advanced power management has been proposed for a mobile terminal receiver that can reduce power dissipation. The design can automatically scale the number of filter coefficients and word length respectively by monitoring the in-band and out-of- band powers. The new architecture performance was evaluated in a simulation UTRA-FDD environment. A power consumption analysis of the implemented architecture is also presented. The UTRA-FDD downlink mode was examined statistically and results show that the reconfigurable architecture can save an average 70 percent power dissipation when compared to a fixed filter length of 41 and ADC word length of 16 bits. This will prolong talk and standby time in a mobile terminal. The average number of taps and bits were calculated to be 11 and 7 respectively.

[1]  Michael Faulkner,et al.  A low-power reconfigurable digital pulse-shaping filter for an UTRA-TDD mobile terminal receiver , 2002, The 2002 45th Midwest Symposium on Circuits and Systems, 2002. MWSCAS-2002..

[2]  Harald Haas,et al.  Investigation of adjacent channel interference in UTRA-TDD system , 1999 .

[3]  W. Mohr UTRA FDD and TDD, a harmonized proposal for IMT-2000 , 1998, ICCT'98. 1998 International Conference on Communication Technology. Proceedings (IEEE Cat. No.98EX243).

[4]  Jugdutt Singh,et al.  Reconfigurable ADC for 3-G UTRA-TDD mobile receiver , 2003, Southwest Symposium on Mixed-Signal Design, 2003..

[5]  Michael Faulkner,et al.  A proposed reconfigurable digital filter for a mobile station receiver , 2002, Global Telecommunications Conference, 2002. GLOBECOM '02. IEEE.