Analysis and Implementation of a Full Adder Circuit using Xilinx Software
暂无分享,去创建一个
This paper presents the novel method to analyze and implement a full adder circuit using VHDL Technology. The results include successful compilation of the VHDL code in the Xilinx software along with the waveforms that prove the legality of the truth table. This paper also shows the effective use of Xilinx software in the analysis of the full adder circuit. It shows the Register Transfer Level (RTL) schematic diagrams and technology schematic diagrams of the different VHDL architectural styles of modeling that include dataflow modeling, behavioral modeling and structural modeling. The analysis includes the detailed analysis of the fitter report and the timing report along with the synthesis report of the design summary. It also shows the chip floor plan of the full adder circuit.
[1] Gurjar Prashant,et al. VLSI Implementation of Adders for High Speed ALU , 2011 .
[2] Volnei A. Pedroni. Circuit Design with VHDL , 2004 .
[3] Rajender Kumar,et al. Performance Analysis of Different Bit Carry Look Ahead Adder Using VHDL Environment , 2013 .
[4] Mahendra Vucha,et al. VLSI implementation of adders for high speed ALU , 2011, 2011 Annual IEEE India Conference.