A 12-bit integrated analog front-end for broadband wireline networks

An integrated transceiver for broadband wireline networks is presented. The transceiver includes a receive data path, a transmit datapath, and auxiliary functions including serial port interface, clock and reference generation blocks, and voltage regulator control circuitry. The receive data path provides constant input impedance and is composed of two variable gain amplifier (VGA) blocks, an analog 4-pole filter, a 12-bit analog-to-digital converter (ADC) sampling at 32 MHz, and a digital high-pass filter. The transmit data path contains digital interpolation filters and a 12-bit digital-to-analog converter (DAC) sampling at 128 MHz. The chip was implemented in double-poly triple-metal 0.35 /spl mu/m CMOS technology. Measured performance for both receive and transmit data paths meets target specifications with no noticeable crosstalk.

[1]  A.A. Abidi,et al.  A 4.5-mW 900-MHz CMOS receiver for wireless paging , 2000, IEEE Journal of Solid-State Circuits.

[2]  E. Naviasky,et al.  An integrated analog front-end for VDSL , 1999, 1999 IEEE International Solid-State Circuits Conference. Digest of Technical Papers. ISSCC. First Edition (Cat. No.99CH36278).

[3]  I. Mehr,et al.  A 55-mW, 10-bit, 40-Msample/s Nyquist-rate CMOS ADC , 2000 .