Design and Analysis of Power Distribution Network (PDN) for High Bandwidth Memory (HBM) Interposer in 2.5D Terabyte/s Bandwidth Graphics Module
暂无分享,去创建一个
Joungho Kim | Subin Kim | Kyungjun Cho | Heegon Kim | Sumin Choi | Youngwoo Kim | Hyungsuk Lee | Joungho Kim | Sumin Choi | Heegon Kim | Kyungjun Cho | Youngwoo Kim | Subin Kim | Hyungsuk Lee
[1] T. Kurihara,et al. Silicon interposer with TSVs (Through Silicon Vias) and fine multilayer wiring , 2008, 2008 58th Electronic Components and Technology Conference.
[2] Joungho Kim,et al. Design optimization of high bandwidth memory (HBM) interposer considering signal integrity , 2015, 2015 IEEE Electrical Design of Advanced Packaging and Systems Symposium (EDAPS).
[3] Joungho Kim,et al. Chip-Package Hierarchical Power Distribution Network Modeling and Analysis Based on a Segmentation Method , 2010, IEEE Transactions on Advanced Packaging.
[4] Joungho Kim,et al. Modeling and Analysis of a Power Distribution Network in TSV-Based 3-D Memory IC Including P/G TSVs, On-Chip Decoupling Capacitors, and Silicon Substrate Effects , 2012, IEEE Transactions on Components, Packaging and Manufacturing Technology.
[5] Martin Burtscher,et al. Bridging the processor-memory performance gap with 3D IC technology , 2005, IEEE Design & Test of Computers.
[6] Raymond E. Anderson,et al. Power plane SPICE models and simulated performance for materials and geometries , 2001 .
[7] Joungho Kim,et al. Si-interposer Design for GPU-Memory Integration concerning the Signal Integrity , 2013 .