Yield optimization in large RAM's with hierarchical redundancy
暂无分享,去创建一个
[1] R. Bourassa,et al. Progress in WSI SRAM development , 1990, 1990 Proceedings. International Conference on Wafer Scale Integration.
[2] B. F. Fitzgerald,et al. Circuit Implementation of Fusible Redundant Addresses on RAMs for Productivity Enhancement , 1980, IBM J. Res. Dev..
[3] C. H. Stapper,et al. On yield, fault distributions, and clustering of particles , 1986 .
[4] Dhiraj K. Pradhan,et al. Modeling Defect Spatial Distribution , 1989, IEEE Trans. Computers.
[5] Melvin A. Breuer,et al. On Area and Yield Considerations for Fault-Tolerant VLSI Processor Arrays , 1984, IEEE Transactions on Computers.
[6] C. H. Stapper. On a composite model to the IC yield problem , 1975 .
[7] C. H. Stapper,et al. Yield Model for Productivity Optimization of VLSI Memory Chips with Redundancy and Partially Good Product , 1980, IBM J. Res. Dev..
[8] Douglas L. Peltzer. Wafer Scale Revisited , 1989 .
[9] Dhiraj K. Pradhan,et al. TRAM: A Design Methodology for High-Performance, Easily Testable, Multimegabit RAM's , 1988, IEEE Trans. Computers.
[10] C. Stapper. The effects of wafer to wafer defect density variations on integrated circuit defect and fault distributions , 1985 .
[11] Israel Koren,et al. Fault tolerance in VLSI circuits , 1990, Computer.
[12] B. Ciciani. Redundancy effect on yield of binary tree RAMs , 1991, J. Electron. Test..