Challenges for spacer and source/drain cavity patterning in CFET devices
暂无分享,去创建一个
H. Mertens | G. Mannaert | S. Demuynck | F. Lazzarino | B. Chan | V. Nguyen | M. Hosseini
[1] H. Mertens,et al. Nanosheet-based Complementary Field-Effect Transistors (CFETs) at 48nm Gate Pitch, and Middle Dielectric Isolation to enable CFET Inner Spacer Formation and Multi-Vt Patterning , 2023, 2023 IEEE Symposium on VLSI Technology and Circuits (VLSI Technology and Circuits).
[2] J. Ryckaert,et al. First Monolithic Integration of 3D Complementary FET (CFET) on 300mm Wafers , 2020, 2020 IEEE Symposium on VLSI Technology.
[3] F. Leverd,et al. Patterning of silicon nitride for CMOS gate spacer technology. I. Mechanisms involved in the silicon consumption in CH3F/O2/He high density plasmas , 2013 .