Simplified current and delay models for deep submicron CMOS digital circuits
暂无分享,去创建一个
[1] Takayasu Sakurai,et al. Closed-form expressions for interconnection delay, coupling, and crosstalk in VLSIs , 1993 .
[2] Alexander Chatzigeorgiou,et al. A modeling technique for CMOS gates , 1999, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..
[3] Mani Soma,et al. Analytical model for switching transitions of submicron CMOS logics , 1997 .
[4] H. Shichman,et al. Modeling and simulation of insulated-gate field-effect transistor switching circuits , 1968 .
[5] James D. Meindl,et al. A physical alpha-power law MOSFET model , 1999 .
[6] Wu-Shiung Feng,et al. An analytical CMOS inverter delay model including channel-length modulations , 1992 .
[7] Takayasu Sakurai,et al. CMOS inverter delay and other formulas using alpha -power law MOS model , 1988, [1988] IEEE International Conference on Computer-Aided Design (ICCAD-89) Digest of Technical Papers.
[8] Ishiuchi,et al. Alpha-Power Law MOSFET Model and its Applications to CMOS Inverter Delay and Other Formulas , 2004 .
[9] Takayasu Sakurai,et al. A simple MOSFET model for circuit analysis , 1991 .
[10] D. Auvergne,et al. A comprehensive delay macro modeling for submicrometer CMOS logics , 1999, IEEE J. Solid State Circuits.