Design of high-performance CMOS priority encoders and incrementer/decrementers using multilevel lookahead and multilevel folding techniques
暂无分享,去创建一个
[1] J. Miyake,et al. An 8-kbit content-addressable and reentrant memory , 1985, IEEE Journal of Solid-State Circuits.
[2] Ro-Min Weng,et al. A 2 V 2.4 GHz fully integrated CMOS LNA , 2001, ISCAS 2001. The 2001 IEEE International Symposium on Circuits and Systems (Cat. No.01CH37196).
[3] Stamatis Vassiliadis,et al. A Flexible Bit-Pattern Associative Router for Interconnection Networks , 1996, IEEE Trans. Parallel Distributed Syst..
[4] Chung-Hsun Huang,et al. High-speed and low-power CMOS priority encoders , 2000, IEEE Journal of Solid-State Circuits.
[5] Reza Hashemian. Highly parallel increment/decrement using CMOS technology , 1990, Proceedings of the 33rd Midwest Symposium on Circuits and Systems.
[6] José G. Delgado-Frias,et al. A high-performance encoder with priority lookahead , 2000 .
[7] Chung-Hsun Huang,et al. A high-speed CMOS incrementer/decrementer , 2001, ISCAS 2001. The 2001 IEEE International Symposium on Circuits and Systems (Cat. No.01CH37196).