Behavioral modeling to circuit design steps of an injection locked CDR in 0.18µm-CMOS
暂无分享,去创建一个
Di Wu | Fabi Zhang | Weilin Xu | Chaoyong Zhu | Jihai Duan | Baolin Wei | Xueming Wei
[1] Michael A. Sorna,et al. High Speed Serdes Devices and Applications , 2008 .
[2] Fu Yong-chao. Behavioral Model and Simulation of Analog Circuits Using Verilog-A , 2003 .
[3] Jinguang Jiang,et al. Wide band low phase noise QVCO based on superharmonic injection locking , 2016 .
[4] Yung Sern Tan,et al. A Dual-Loop Clock and Data Recovery Circuit With Compact Quarter-Rate CMOS Linear Phase Detector , 2012, IEEE Transactions on Circuits and Systems I: Regular Papers.
[5] Mohd Alauddin Mohd Ali,et al. CMOS Differential Ring Oscillators: Review of the Performance of CMOS ROs in Communication Systems , 2013, IEEE Microwave Magazine.
[6] Yue Ping Zhang,et al. A Low-Noise Multi-GHz CMOS Multiloop Ring Oscillator With Coarse and Fine Frequency Tuning , 2009, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.