POWER7™, a Highly Parallel, Scalable Multi-Core High End Server Processor
暂无分享,去创建一个
Balaram Sinharoy | Victor V. Zyuban | Gaurav Mittal | George Smith | Juergen Pille | Phillip Restle | Ronald N. Kalla | James D. Warnock | Scott A. Taylor | Joshua Friedrich | Jens Leenstra | Daniel M. Dreps | William J. Starke | Phillip G. Williams | Dieter F. Wendel | James A. Kahle | Md. Saiful Islam | Jose Paredes | Sam G. Chu | Steve Weitzel | David Hrusecky | Robert Cargnoni | Joachim G. Clabes | James Van Norstrand
[1] Juergen Pille,et al. A 32kB 2R/1W L1 data cache in 45nm SOI technology for the POWER7TM processor , 2010, 2010 IEEE International Solid-State Circuits Conference - (ISSCC).
[2] P.J. Restle,et al. Timing uncertainty measurements on the Power5 microprocessor , 2004, 2004 IEEE International Solid-State Circuits Conference (IEEE Cat. No.04CH37519).
[3] K. McStay,et al. Scaling deep trench based eDRAM on SOI to 32nm and Beyond , 2009, 2009 IEEE International Electron Devices Meeting (IEDM).
[4] O. Takahashi,et al. Implementation of the Cell Broadband Engine™ in 65 nm SOI Technology Featuring Dual Power Supply SRAM Arrays Supporting 6 GHz at 1.3 V , 2008, IEEE Journal of Solid-State Circuits.
[5] S.H. Dhong,et al. Circuit Design Techniques for a First-Generation Cell Broadband Engine Processor , 2006, IEEE Journal of Solid-State Circuits.
[6] Erik Nelson,et al. A 45 nm SOI Embedded DRAM Macro for the POWER™ Processor 32 MByte On-Chip L3 Cache , 2011, IEEE Journal of Solid-State Circuits.
[7] A. J. KleinOsowski,et al. Circuit design and modeling for soft errors , 2008, IBM J. Res. Dev..
[8] C. Menolfi,et al. A 16Gb/s Source-Series Terminated Transmitter in 65nm CMOS SOI , 2007, 2007 IEEE International Solid-State Circuits Conference. Digest of Technical Papers.
[9] V. Zyuban,et al. POWER7TM local clocking and clocked storage elements , 2010, 2010 IEEE International Solid-State Circuits Conference - (ISSCC).
[10] Balaram Sinharoy,et al. The implementation of POWER7TM: A highly parallel and scalable multi-core high-end server processor , 2010, 2010 IEEE International Solid-State Circuits Conference - (ISSCC).
[11] Osamu Takahashi,et al. Implementation of the CELL Broadband Engine in a 65nm SOI Technology Featuring Dual-Supply SRAM Arrays Supporting 6GHz at 1.3V , 2007, 2007 IEEE International Solid-State Circuits Conference. Digest of Technical Papers.
[12] Balaram Sinharoy,et al. POWER7: IBM's next generation server processor , 2010, 2009 IEEE Hot Chips 21 Symposium (HCS).
[13] Daniel Dreps. The 3rd generation of IBM's elastic interface on POWER6™ , 2007, 2007 IEEE Hot Chips 19 Symposium (HCS).
[14] S. Narasimha,et al. High Performance 45-nm SOI Technology with Enhanced Strain, Porous Low-k BEOL, and Immersion Lithography , 2006, 2006 International Electron Devices Meeting.
[15] A. Kumar,et al. SOI series MOSFET for embedded high voltage applications and soft-error immunity , 2008, 2008 IEEE International SOI Conference.