A dual 12bit 80MSPS 3.3V Current-Steering DAC for HINOC

This paper presents a 12bit 80MSPS 3.3V dual channel digital to analog converter (DAC) with a voltage driver with large output swing range lead to a smaller output glitch, operate at higher output voltage lead to process-variation immunity. The HINOC application requires operating frequency greater than 64MHz and signal bandwidth greater than 16 MHz. Therefore, the DAC operate at 80Msps and the output settling time to 0.1% is typically 16 ns can meet the specification. The differential nonlinearity (DNL) and integral nonlinearity (INL) are ±1 LSB (Max.) and ±2 LSB (Max.), respectively. The spurious free dynamic range (SFDR) at 80MSPS remains above 65 dB for input frequency up to 10MHz. Total power dissipation is 105mW with 3.3V power supply. The converter was implemented in a 130-nm CMOS technology and the die size is 1.9 mm × 2.1 mm.

[1]  J. Jacob Wikner,et al.  CMOS Data Converters for Communications , 2000 .

[2]  Randall L. Geiger,et al.  1-D and 2-D switching strategies achieving near optimal INL for thermometer-coded current steering DACs , 2003, Proceedings of the 2003 International Symposium on Circuits and Systems, 2003. ISCAS '03..

[3]  Masao Nakaya,et al.  An 80-MHz 8-bit CMOS D/A converter , 1986 .

[4]  K. Bult,et al.  A 10-b, 500-MSample/s CMOS DAC in 0.6 mm2 , 1998, IEEE J. Solid State Circuits.

[5]  A. Baschirotto,et al.  A low-power, low-voltage (11mW/8.4mW, 1.2V) DAC+filter for multistandard (WLAN/UMTS) transmitters , 2005, Digest of Technical Papers. 2005 Symposium on VLSI Circuits, 2005..

[6]  Michel Steyaert,et al.  A high yield 12-bit 250-MS/s CMOS D/A converter , 1996, Proceedings of Custom Integrated Circuits Conference.

[7]  Michel Steyaert,et al.  A 12-bit intrinsic accuracy high-speed CMOS DAC , 1998, IEEE J. Solid State Circuits.