Design and implementation of IEEE 802.15.7 VLC PHY-I transceiver
暂无分享,去创建一个
This paper presents the design and implementation of a VLC (visible light communication) transceiver complying with the Type-I physical layer (PHY-I) specified in IEEE 802.15.7 Standard. Both the system architectures and the building blocks are described in detail. The design is implemented by Verilog-HDL and verified on Xilinx Virtex-5 Field-Programmable Gate Arrays (FPGA). Layout implementation using ASIC development tools is also provided for the transmitter design. The system is targeted at information broadcasting with data rates from 11.67 kb/s to 266.6 kb/s. Measurement result proves that the system can achieve a bit error rate (BER) of 10-6 when the received illuminance is 18 lx.
[1] Chih Yang,et al. Design of high-speed serial links in CMOS , 1998 .
[2] William A. Geisel. Tutorial on Reed-Solomon error correction coding , 1990 .
[3] Trieu-Kien Truong,et al. On decoding of both errors and erasures of a Reed-Solomon code using an inverse-free Berlekamp-Massey algorithm , 1999, IEEE Trans. Commun..