A robust and energy efficient pulse generator for ultra-wide voltage range operations
暂无分享,去创建一个
[1] Vojin G. Oklobdzija. Clocking and clocked storage elements in a multi-gigahertz environment , 2003, IBM J. Res. Dev..
[2] Magdy A. Bayoumi,et al. Low-Power Clock Branch Sharing Double-Edge Triggered Flip-Flop , 2007, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.
[3] Alyssa B. Apsel,et al. A low variation GHz ring oscillator with addition-based current source , 2009, 2009 Proceedings of ESSCIRC.
[4] David Blaauw,et al. Analysis and mitigation of variability in subthreshold design , 2005, ISLPED '05. Proceedings of the 2005 International Symposium on Low Power Electronics and Design, 2005..
[5] Hamid Mahmoodi,et al. Dual-edge triggered static pulsed flip-flops , 2005, 18th International Conference on VLSI Design held jointly with 4th International Conference on Embedded Systems Design.
[6] Massimo Alioto,et al. General Strategies to Design Nanometer Flip-Flops in the Energy-Delay Space , 2010, IEEE Transactions on Circuits and Systems I: Regular Papers.
[7] David Bol,et al. Technology flavor selection and adaptive techniques for timing-constrained 45nm subthreshold circuits , 2009, ISLPED.