Development of TSV interposer with 300 mm wafer for 3D packaging

A Silicon interposer with through silicon via (TSV) has become important key components of 3D integration. It is used as an intermediate carrier and a wiring device for IC components like logics, memories, sensors, and so on. Due to wiring with custom design on front and back side, a TSV interposer enables to adapt the fine pitch IO terminals of the mounted ICs to the IO geometries of the package level. However the key problem facing the TSV interposer is a cost issue. In this paper, TSV based interposer fabrication process for 3D packaging has been presented and the process uniformity with 300 mm wafer was evaluated for cost reduction and yield improvement. TSVs of 50 μm in diameter were formed on a 300 mm wafer of 500 μm in thickness by deep reactive ion etching (DRIE) process and the vias were isolated with SiO2 layer, followed by barrier/seed layers of Ti/Cu deposition. The TSVs were filled with solid Copper (Cu) using electroplating of optimized periodic pulse reverse (PPR) and chemical mechanical polishing (CMP) process also developed to remove the Cu overburden. For void free TSV interconnects and uniformity improvement, the Cu electroplating process was simulated with 300 mm wafer and developed with the simulation result. The process uniformity of Cu electroplating was equivalent to the simulation result and void free TSV interconnects were successfully formed. The RDL lines were formed on the TSV by Cu electroplating and the RDL lines were electrically isolated with the dielectric PBO film. The TSV interposer of 500 μm thickness has been fabricated successfully with MEMS processes and the vias were in good conductivity from the top to the bottom. The distribution of via etching process, via filling process and CMP process were evaluated and no significant failures were observed. The uniformity of the via etching process was less than 5 %. The distribution of Cu overburden thickness was less than 100 μm. The dishing amount of Cu via after CMP was less than 10 μm. The electric characteristics of RDL leakage current and via resistance were measured. The leakage current between RDL lines was about 10-9 A so that the RDL lines were electrically isolated. The average value of via resistances was 2.43 ohm and via resistances were normally distributed with tangible electric characteristics. The fabrication process of TSV based silicon interposer with 300 mm wafer by MEMS processes was successfully demonstrated in terms of mass production.

[1]  T. Braun,et al.  TSV based silicon interposer technology for wafer level fabrication of 3D SiP modules , 2011, 2011 IEEE 61st Electronic Components and Technology Conference (ECTC).

[2]  T. Ohba,et al.  Hot spot cooling evaluation using closed-channel cooling system (C3S) for MPU 3DI application , 2011, 2011 Symposium on VLSI Technology - Digest of Technical Papers.

[3]  Vempati Srinivasa Rao,et al.  TSV interposer fabrication for 3D IC packaging , 2009, 2009 11th Electronics Packaging Technology Conference.

[4]  A. Farcy,et al.  Development and characterisation of high electrical performances TSV for 3D applications , 2009, 2009 11th Electronics Packaging Technology Conference.

[5]  John H. Lau,et al.  Development of through silicon via (TSV) interposer technology for large die (21×21mm) fine-pitch Cu/low-k FCBGA package , 2009, 2009 59th Electronic Components and Technology Conference.

[6]  H. Kawano,et al.  A dual face package using a post with wire component: Novel structure for PoP, wafer level CSP and compact image sensor packages , 2008, 2008 58th Electronic Components and Technology Conference.

[7]  T. Kurihara,et al.  A Silicon interposer BGA package with Cu-filled TSV and multi-layer Cu-plating interconnect , 2008, 2008 58th Electronic Components and Technology Conference.

[8]  T. Kurihara,et al.  Silicon interposer with TSVs (Through Silicon Vias) and fine multilayer wiring , 2008, 2008 58th Electronic Components and Technology Conference.

[9]  Seung Wook Yoon,et al.  Reliability studies of a through via silicon stacked module for 3D microsystem packaging , 2006, 56th Electronic Components and Technology Conference 2006.