Sign Bit Chip Correlation MMSE Receiver with Multipath Interference Correlative Timing for DS-CDMA Systems

This paper proposes a sign bit chip correlation MMSE receiver with multipath interference correlative timing or sign bit CCMRM for downlink direct sequence code division multiple access (DS-CDMA). The proposed method significantly reduces the associated complexity without degrading the BER performance by using sign bit chip correlation and appropriate compensation for the elements of the sign bit chip correlation matrix. Our estimations have shown that the complexity of the method proposed for the W-CDMA receiver is about 1/8 that of normal CCMRM

[1]  Tsuyoshi Hasegawa,et al.  Multipath interference reduction method using multipath interference correlative timing for DS-CDMA systems , 2002, Vehicular Technology Conference. IEEE 55th Vehicular Technology Conference. VTC Spring 2002 (Cat. No.02CH37367).

[2]  G. Kutz,et al.  On the performance of a practical downlink CDMA generalized RAKE receiver , 2002, Proceedings IEEE 56th Vehicular Technology Conference.

[3]  Tsuyoshi Hasegawa,et al.  Multipath interference reduction property by using multipath interference correlative timing throughout for DS-CDMA systems , 2003, The 57th IEEE Semiannual Vehicular Technology Conference, 2003. VTC 2003-Spring..

[4]  Gregory E. Bottomley,et al.  A generalized RAKE receiver for interference suppression , 2000, IEEE Journal on Selected Areas in Communications.