A capacitance-ratio quantification design for linearity test in differential top-plate sampling sar ADCS
暂无分享,去创建一个
[1] Ding-Ming Kwai,et al. A self-testing and calibration method for embedded successive approximation register ADC , 2011, 16th Asia and South Pacific Design Automation Conference (ASP-DAC 2011).
[2] Daehwa Paik,et al. A low-noise self-calibrating dynamic comparator for high-speed ADCs , 2008, 2008 IEEE Asian Solid-State Circuits Conference.
[3] Hua Fan,et al. Design considerations for low power time-mode SAR ADC , 2014, Int. J. Circuit Theory Appl..
[4] Un-Ku Moon,et al. A 10-b Ternary SAR ADC With Quantization Time Information Utilization , 2012, IEEE Journal of Solid-State Circuits.
[5] David A. Johns,et al. Analog Integrated Circuit Design , 1996 .
[6] Ding-Ming Kwai,et al. A Pre- and Post-bond Self-Testing and Calibration Methodology for SAR ADC Array in 3-D CMOS Imager , 2011, 2011 Sixteenth IEEE European Test Symposium.
[7] P. R. Gray,et al. A 1.5-V, 10-bit, 14.3-MS/s CMOS pipeline analog-to-digital converter , 1999, IEEE J. Solid State Circuits.
[8] Soon-Jyh Chang,et al. A 10-bit 50-MS/s SAR ADC With a Monotonic Capacitor Switching Procedure , 2010, IEEE Journal of Solid-State Circuits.
[9] Alberto Rodríguez-Pérez,et al. Impact of parasitics on even symmetric split-capacitor arrays , 2013, Int. J. Circuit Theory Appl..
[10] Alan B. Grebene,et al. Analog Integrated Circuit Design , 1978 .
[11] Chorng-Kuang Wang,et al. A 10-bit 500-KS/s low power SAR ADC with splitting comparator for bio-medical applications , 2009, 2009 IEEE Asian Solid-State Circuits Conference.
[12] Chung-Ming Huang,et al. A 1V 11fJ/conversion-step 10bit 10MS/s asynchronous SAR ADC in 0.18µm CMOS , 2010, 2010 Symposium on VLSI Circuits.
[13] Behzad Razavi,et al. Principles of Data Conversion System Design , 1994 .
[14] Jiun-Lang Huang,et al. ADC/DAC Loopback Linearity Testing by DAC Output Offsetting and Scaling , 2011, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.
[15] Abhijit Chatterjee,et al. Test time reduction of successive approximation register A/D converter by selective code measurement , 2005, IEEE International Conference on Test, 2005..
[16] B.P. Ginsburg,et al. 500-MS/s 5-bit ADC in 65-nm CMOS With Split Capacitor Array DAC , 2007, IEEE Journal of Solid-State Circuits.
[17] Abhijit Chatterjee,et al. Linearity Testing of A/D Converters Using Selective Code Measurement , 2008, J. Electron. Test..
[18] Wenbo Liu,et al. A 12-bit, 45-MS/s, 3-mW Redundant Successive-Approximation-Register Analog-to-Digital Converter With Digital Calibration , 2011, IEEE Journal of Solid-State Circuits.
[19] A. L. Lacaita,et al. A multi-channel low-power IC for neural spike recording with data compression and narrowband 400-MHz MC-FSK wireless transmission , 2010, 2010 Proceedings of ESSCIRC.
[20] Kiat Seng Yeo,et al. An 8-bit 200-MSample/s Pipelined ADC With Mixed-Mode Front-End S/H Circuit , 2008, IEEE Transactions on Circuits and Systems I: Regular Papers.
[21] Hsin-Wen Ting,et al. A Histogram-Based Testing Method for Estimating A/D Converter Performance , 2008, IEEE Transactions on Instrumentation and Measurement.
[22] Wei-Hsu Chang,et al. A 12-bit multi-channel dual-mode successive approximation ADC for power management bus (Pmbus) devices , 2013, Int. J. Circuit Theory Appl..
[23] Soon-Jyh Chang,et al. A 1-µW 10-bit 200-kS/s SAR ADC With a Bypass Window for Biomedical Applications , 2012, IEEE Journal of Solid-State Circuits.
[24] Takahiro J. Yamaguchi,et al. Design for Testability That Reduces Linearity Testing Time of SAR ADCs , 2011, IEICE Trans. Electron..
[25] Jiun-Lang Huang,et al. An MCT-Based Bit-Weight Extraction Technique for Embedded SAR ADC Testing and Calibration , 2012, J. Electron. Test..
[26] Gordon W. Roberts,et al. An Introduction to Mixed-Signal IC Test and Measurement , 2000 .