Performance test of Viterbi decoder for wideband CDMA system
暂无分享,去创建一个
This paper describes the design, the implementation, and the performance test of the Serial Viterbi decoder (SVD) using VHDL and FPGAs. The decoding scheme assumes the transmitted symbols were coded with a K=9, 32 Kbps, and rate 1/2 convolutional encoder with generator function g/sub 0/=(753)/sub 8/ and g/sub 1/=(561)/sub 8/ as defined in the JTC TAG-7 W-CDMA PCS standard. The SVD is designed using VHDL and implemented using FPGAs. The main algorithm is implemented in two Altera FLEX81500 FPGAs. The performance test results with 3DB Gaussian noise show that the SVD works well.
[1] Kar-Ming Cheung,et al. Quantization loss in convolutional decoding , 1993, IEEE Trans. Commun..
[2] Andrew J. Viterbi,et al. Principles of Digital Communication and Coding , 1979 .
[3] J. Heller,et al. Viterbi Decoding for Satellite and Space Communication , 1971 .
[4] W. C. Y. Lee,et al. Overview of cellular CDMA , 1991 .