Digital-circuit analysis of short-gate tunnel FETs for low-voltage applications
暂无分享,去创建一个
Ru Huang | Wim Dehaene | Guido Groeseneken | Yangyuan Wang | Anne S. Verhulst | Jing Zhuge | William G. Vandenberghe | G. Groeseneken | W. Dehaene | Ru Huang | Yangyuan Wang | A. Verhulst | W. Vandenberghe | J. Zhuge
[1] Hugo Bender,et al. Controlled III/V Nanowire Growth by Selective-Area Vapor-Phase Epitaxy , 2009 .
[2] Qin Zhang,et al. Low-Voltage Tunnel Transistors for Beyond CMOS Logic , 2010, Proceedings of the IEEE.
[3] S. Datta,et al. Effective Capacitance and Drive Current for Tunnel FET (TFET) CV/I Estimation , 2009, IEEE Transactions on Electron Devices.
[4] F. Glas. Critical dimensions for the plastic relaxation of strained axial heterostructures in free-standing nanowires , 2006 .
[5] Heike Riel,et al. Si-InAs heterojunction Esaki tunnel diodes with high current densities , 2010 .
[6] G. Amaratunga,et al. Silicon surface tunnel transistor , 1995 .
[7] N. Singh,et al. Demonstration of Tunneling FETs Based on Highly Scalable Vertical Silicon Nanowires , 2009, IEEE Electron Device Letters.
[8] Doris Schmitt-Landsiedel,et al. Complementary tunneling transistor for low power application , 2004 .
[9] Byung-Gook Park,et al. Tunneling Field-Effect Transistors (TFETs) With Subthreshold Swing (SS) Less Than 60 mV/dec , 2007, IEEE Electron Device Letters.
[10] R. Rooyackers,et al. Performance Enhancement in Multi Gate Tunneling Field Effect Transistors by Scaling the Fin-Width , 2010 .
[11] K. Maex,et al. Tunnel field-effect transistor without gate-drain overlap , 2007 .
[12] F. Andrieu,et al. Impact of SOI, Si1-xGexOI and GeOI substrates on CMOS compatible Tunnel FET performance , 2008, 2008 IEEE International Electron Devices Meeting.
[13] E. Kane. Zener tunneling in semiconductors , 1960 .
[14] G. Groeseneken,et al. Analytical model for point and line tunneling in a tunnel field-effect transistor , 2008, 2008 International Conference on Simulation of Semiconductor Processes and Devices.
[15] K. Maex,et al. Complementary Silicon-Based Heterostructure Tunnel-FETs With High Tunnel Rates , 2008, IEEE Electron Device Letters.
[16] C. Hu,et al. Germanium-source tunnel field effect transistors with record high ION/IOFF , 2006, 2009 Symposium on VLSI Technology.
[17] T. Mayer,et al. Experimental demonstration of 100nm channel length In0.53Ga0.47As-based vertical inter-band tunnel field effect transistors (TFETs) for ultra low-power logic and SRAM applications , 2009, 2009 IEEE International Electron Devices Meeting (IEDM).
[18] Yue Yang,et al. Tunneling Field-Effect Transistor: Capacitance Components and Modeling , 2010, IEEE Electron Device Letters.