A Hardware-Software Co-design for H . 264 / AVC Decoder
暂无分享,去创建一个
A single chip decoder SOC for H.264 baseline profile, called OR264 (OR1K based H264 decoder), is presented in this paper. The chip has mixed hardware/software architecture to combine performance and flexibility. It is partitioned that the hardware is used to boost the performance and efficiency of key operations in H.264 decoder while the software is used to control the decoding flow and to synchronize the hardware modules. The hardware can decode a MB in 851 clock cycles under ideal condition. The chip is fabricated using UMC 0.18-μm 6-layers metal CMOS process. It contains 1.5M transistors and 176k bits embedded SRAM. The die size is 4.8mm× 4.8mm and the critical path is less than 10ns.
[1] Rolf Ernst,et al. Codesign of Embedded Systems: Status and Trends , 1998, IEEE Des. Test Comput..
[2] Ajay Luthra,et al. Overview of the H.264/AVC video coding standard , 2003, SPIE Optics + Photonics.
[3] Thomas Wiegand,et al. Draft ITU-T recommendation and final draft international standard of joint video specification , 2003 .
[4] Faouzi Kossentini,et al. H.264/AVC baseline profile decoder complexity analysis , 2003, IEEE Trans. Circuits Syst. Video Technol..