Fast Enhancement of Validation Test Sets to Improve Stuck-at Fault Coverage for RTL circuits
暂无分享,去创建一个
[1] William H. Press,et al. Numerical recipes in C , 2002 .
[2] Alan Hartman,et al. A study in coverage-driven test generation , 1999, DAC '99.
[3] Niraj K. Jha,et al. Hierarchical test generation and design for testability methods for ASPPs and ASIPs , 1999, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..
[4] Ieee Circuits,et al. 20th International Conference on VLSI Design : held jointly with 6th International Conference on Embedded Systems : proceedings : 6-10 January, 2007, Bangalore, India , 2007 .
[5] Dong Sam Ha,et al. HOPE: an efficient parallel fault simulator for synchronous sequential circuits , 1992, DAC '92.
[6] Kwang-Ting Cheng,et al. A functional fault model for sequential machines , 1992, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..
[7] John P. Hayes,et al. Hierarchical test generation using precomputed tests for modules , 1990, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..
[8] Srivaths Ravi,et al. Satisfiability-based test generation for nonseparable RTL controller-datapath circuits , 2006, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems.
[9] Srivaths Ravi,et al. TAO: regular expression-based register-transfer level testability analysis and optimization , 2001, IEEE Trans. Very Large Scale Integr. Syst..
[10] Niraj K. Jha,et al. A design for testability technique for RTL circuits using control/data flow extraction , 1996, Proceedings of International Conference on Computer Aided Design.
[11] Jacob A. Abraham,et al. Abstraction Techniques for Validation Coverage Analysis and Test Generation , 1998, IEEE Trans. Computers.
[12] Zainalabedin Navabi,et al. VHDL: Analysis and Modeling of Digital Systems , 1992 .
[13] D.P. Siewiorek,et al. Testing of digital systems , 1981, Proceedings of the IEEE.
[14] Janusz Rajski,et al. Complexity of sequential ATPG , 1995, Proceedings the European Design and Test Conference. ED&TC 1995.
[15] Srinivas Devadas,et al. Simulation vector generation from HDL descriptions for observability-enhanced statement coverage , 1999, DAC '99.
[16] Niraj K. Jha,et al. Unsatisfiability based efficient design for testability solution for register-transfer level circuits , 2005, 23rd IEEE VLSI Test Symposium (VTS'05).
[17] Mark Horowitz,et al. Validation coverage analysis for complex digital designs , 1996, Proceedings of International Conference on Computer Aided Design.
[18] Niraj K. Jha,et al. A design for testability technique for RTL circuits using control/data flow extraction , 1996, ICCAD 1996.