Zero Additional Process, Local Charge Trap, Embedded Flash Memory with Drain-Side Assisted Erase Scheme Using Minimum Channel Length/Width Standard Complemental Metal–Oxide–Semiconductor Single Transistor Cell
暂无分享,去创建一个
[1] Shuhei Tanakamaru,et al. Improvement of Read Margin and Its Distribution by $V_{\rm TH}$ Mismatch Self-Repair in 6T-SRAM With Asymmetric Pass Gate Transistor Formed by Post-Process Local Electron Injection , 2011, IEEE Journal of Solid-State Circuits.
[2] L. Selmi,et al. Injection efficiency of CHISEL gate currents in short MOS devices: physical mechanisms, device implications, and sensitivity to technological parameters , 2000 .
[3] Kevin Zhang. Embedded Memories for Nano-Scale VLSIs , 2009 .
[4] Dana Lee,et al. A novel 3 volts-only, small sector erase, high density flash E/sup 2/PROM , 1994, Proceedings of 1994 VLSI Technology Symposium.
[5] K. Ohsaki,et al. A single poly EEPROM cell structure for use in standard CMOS processes , 1994 .
[6] D. Antoniadis,et al. Reduction of channel hot-electron-generated substrate current in sub-150-nm channel length Si MOSFET's , 1988, IEEE Electron Device Letters.
[7] Y. Moriyama,et al. A 0.9 V operation 2-transistor flash memory for embedded logic LSIs , 1999, 1999 Symposium on VLSI Technology. Digest of Technical Papers (IEEE Cat. No.99CH36325).
[8] B. Eitan,et al. NROM: A novel localized trapping, 2-bit nonvolatile memory cell , 2000, IEEE Electron Device Letters.