A novel digit-serial systolic array for modular multiplication
暂无分享,去创建一个
[1] Cheng-Wen Wu,et al. A systolic RSA public key cryptosystem , 1996, 1996 IEEE International Symposium on Circuits and Systems. Circuits and Systems Connecting the World. ISCAS 96.
[2] Ching Yu Hung,et al. Bit-level systolic arrays for modular multiplication , 1991, J. VLSI Signal Process..
[3] H. T. Kung. Why systolic architectures? , 1982, Computer.
[4] Ernest F. Brickell,et al. A Fast Modular Multiplication Algorithm With Application To Two Key Cryptography , 1982, CRYPTO.
[5] P. Corbett,et al. Designing systolic arrays using digit-serial arithmetic , 1992 .
[6] P. L. Montgomery. Modular multiplication without trial division , 1985 .
[7] Adi Shamir,et al. A method for obtaining digital signatures and public-key cryptosystems , 1978, CACM.
[8] John V. McCanny,et al. Use of unidirectional data flow in bit-level systolic array chips , 1986 .
[9] Peter F. Corbett,et al. Digit-serial processing techniques , 1990 .
[10] H. T. Kung,et al. Fault-Tolerance and Two-Level Pipelining in VLSI Systolic Arrays , 1983 .
[11] Whitfield Diffie,et al. New Directions in Cryptography , 1976, IEEE Trans. Inf. Theory.
[12] Shuzo Yajima,et al. Modular Multiplication Hardware Algorithms with a Redundant Representation and Their Application to RSA Cryptosystem , 1992, IEEE Trans. Computers.
[13] C. D. Walter,et al. Systolic Modular Multiplication , 1993, IEEE Trans. Computers.