Flexible 2D layout decomposition framework for spacer-type double pattering lithography
暂无分享,去创建一个
[1] Kun Yuan,et al. A new graph-theoretic, multi-objective layout decomposition framework for Double Patterning Lithography , 2010, 2010 15th Asia and South Pacific Design Automation Conference (ASP-DAC).
[2] Yi-Shiang Chang,et al. Full area pattern decomposition of self-aligned double patterning for 30nm node NAND FLASH process , 2010, Advanced Lithography.
[3] Kanak Agarwal. Frequency domain decomposition of layouts for double dipole lithography , 2010, Design Automation Conference.
[4] Andrew B. Kahng,et al. Timing Yield-Aware Color Reassignment and Detailed Placement Perturbation for Bimodal CD Distribution in Double Patterning Lithography , 2010, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems.
[5] Jae-Seok Yang,et al. Overlay aware interconnect and timing variation modeling for Double Patterning Technology , 2008, 2008 IEEE/ACM International Conference on Computer-Aided Design.
[6] Yunfei Deng,et al. Decomposition strategies for self-aligned double patterning , 2010, Advanced Lithography.
[7] Alek C. Chen,et al. Process capability comparison between LELE DPT and spacer for NAND flash 32nm and below , 2008, Lithography Asia.
[8] Vincent Wiaux,et al. Double pattern EDA solutions for 32nm HP and beyond , 2007, SPIE Advanced Lithography.
[9] Andrew B. Kahng,et al. Layout decomposition for double patterning lithography , 2008, 2008 IEEE/ACM International Conference on Computer-Aided Design.
[10] Andrew B. Kahng,et al. Layout Decomposition Approaches for Double Patterning Lithography , 2010, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems.
[11] Jerry Liu,et al. Advanced self-aligned double patterning development for sub-30-nm DRAM manufacturing , 2009, Advanced Lithography.
[12] Lars W. Liebmann,et al. Taming the final frontier of optical lithography: design for sub-resolution patterning , 2010, Advanced Lithography.
[13] Kun Yuan,et al. Double Patterning Layout Decomposition for Simultaneous Conflict and Stitch Minimization , 2010, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems.
[14] David Z. Pan,et al. Double patterning technology friendly detailed routing , 2008, 2008 IEEE/ACM International Conference on Computer-Aided Design.
[15] Kun Yuan,et al. Layout Decomposition for Triple Patterning Lithography , 2015, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems.
[16] David Laidler,et al. Overlay metrology for double patterning processes , 2009, Advanced Lithography.