ESD degradation analysis of poly-Si N-type TFT employing TLP (Transmission Line Pulser) test
暂无分享,去创建一个
Degradation mechanisms of poly-Si N-type TFT due to ESD stress are reported employing TLP (Transmission Line Pulser) test. ESD pulse generated by TLP is applied on the drain and the gate of poly-Si TFT. Experimental results show that degradations caused by ESD stress on the drain are classified into three different failure modes depending on the strength of ESD stress; degradation regime, partial failure regime and complete failure regime. ESD stress on the gate results in the shift of the threshold voltage (VTH), the decrease of on-current and the increase of off-current. ESD stress on the gate of poly-Si TFT increases the gate oxide fixed trap charge s, which is verified by C-V measurements.
[1] Carlo Reita,et al. Hot carrier effects in n-channel polycrystalline silicon thin-film transistors: a correlation between off-current and transconductance variations , 1994 .
[2] E. A. Amerasekera,et al. ESD in silicon integrated circuits , 1995 .
[3] I. Wu,et al. Physical models for degradation effects in polysilicon thin-film transistors , 1993 .