Optimized redundancy selection based on failure-related yield model for 64-Mb DRAM and beyond
暂无分享,去创建一个
[1] C. Stapper. Modeling redundancy in 64K to 16Mb DRAMs , 1983, 1983 IEEE International Solid-State Circuits Conference. Digest of Technical Papers.
[2] Bruno Ciciani,et al. A Markov chain-based yield formula for VLSI fault-tolerant chips , 1991, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..
[3] C. H. Stapper. On a composite model to the IC yield problem , 1975 .
[4] J. B. Angell,et al. Redundancy for LSI Yield Enhancement , 1967 .
[5] S. E. Schuster. Multiple word/bit line redundancy for semiconductor memories , 1978 .
[6] B. T. Murphy,et al. Cost-size optima of monolithic integrated circuits , 1964 .
[7] Charles H. Stapper,et al. Modeling of Integrated Circuit Defect Sensitivities , 1983, IBM J. Res. Dev..
[8] C. H. Stapper,et al. Yield Model for Productivity Optimization of VLSI Memory Chips with Redundancy and Partially Good Product , 1980, IBM J. Res. Dev..
[9] J. E. Price,et al. A new look at yield of integrated circuits , 1970 .
[10] R.P. Cenker,et al. A fault-tolerant 64K dynamic random-access memory , 1979, IEEE Transactions on Electron Devices.
[11] K. Itoh. Trends in megabit DRAM circuit design , 1990 .