Influence of Stress-Induced Leakage Current on Reliability of $\hbox{HfSiO}_{x}$

HfSiOx with TiN gate is investigated under substrate injection with respect to stress-induced leakage current (SILC). Most damage caused by electrical stress was found in the high- layer and not in the interface to silicon. Dependent on the application, SILC can exhibit several levels of severity. In pure logic circuits, a large area approximation is sufficient. However, for memory applications, the current increase in small area is important as well. Both contributions are investigated, revealing no lifetime-limiting current increase. With an improved deposition process, SILC can even be suppressed.