LMSGEN: a prototyping environment for programmable adaptive digital filters in VLSI

This paper describes a VHDL library-based design methodology for programmable and adaptive (LMS and block LMS) FIR digital filters-LMSGEN. Sample rates ranging from 8 to 70 Mbaud can be achieved by choosing appropriate building blocks from the library. Using LMSGEN, a highly parallel 12.5 Mbaud 60-tap block LMS/programmable FIR filter was designed and tested in 0.8 /spl mu/m CMOS technology with 81.95 mm/sup 2/ silicon area. A 12.5 Mbaud 64-tap programmable FIR filter was also designed and tested in 0.8 /spl mu/m CMOS technology with 61.35 mm/sup 2/ silicon area. Power dissipation can be minimized through the use of multiple parallel processing functional units at lower clock speeds, at the choice of the designer.

[1]  Toshiaki Yoshino,et al.  FIRGEN: a computer-aided design system for high performance FIR filter integrated circuits , 1991, IEEE Trans. Signal Process..

[2]  Nikil D. Dutt,et al.  Design synthesis and silicon compilation , 1990, IEEE Design & Test of Computers.

[3]  M. Hatamian,et al.  A 100 MHz 40-tap programmable FIR filter chip , 1990, IEEE International Symposium on Circuits and Systems.

[4]  Wolfgang Ecker,et al.  The design cube-a model for VHDL designflow representation , 1992, Proceedings EURO-DAC '92: European Design Automation Conference.