FPGA Adders: Performance Evaluation and Optimal Design
暂无分享,去创建一个
[1] Jean-Michel Muller,et al. A Way to Build Efficient Carry-Skip Adders , 1987, IEEE Transactions on Computers.
[2] Neil Weste,et al. Principles of CMOS VLSI Design , 1985 .
[3] Vojin G. Oklobdzija,et al. Delay Optimization of Carry-Skip Adders and Block Carry-Lookahead Adders Using Multidimensional Dynamic Programming , 1992, IEEE Trans. Computers.
[4] Belle W. Y. Wei,et al. Area-Time Optimal Adder Design , 1990, IEEE Trans. Computers.
[5] Stanislaw Majerski. On Determination of Optimal Distributions of Carry Skips in Adders , 1967, IEEE Trans. Electron. Comput..
[6] Trevor York,et al. Book Review: Principles of CMOS VLSI Design: A Systems Perspective , 1986 .
[7] Martine D. F. Schlag,et al. Analysis and design of CMOS Manchester adders with variable carry-skip , 1989, Proceedings of 9th Symposium on Computer Arithmetic.
[8] Akhilesh Tyagi,et al. A Reduced-Area Scheme for Carry-Select Adders , 1993, IEEE Trans. Computers.
[9] Kamran Eshraghian,et al. Principles of CMOS VLSI Design: A Systems Perspective , 1985 .
[10] Amos R. Omondi,et al. Computer arithmetic systems - algorithms, architecture and implementation , 1994, Prentice Hall International series in computer science.
[11] Robert W. Doran. Variants of an Improved Carry Look-Ahead Adder , 1988, IEEE Trans. Computers.
[12] D. Salomon. A Design for an Efficient NOR-Gate only, Binary-Ripple Adder with Carry-Completion-Detection Logic , 1987, Comput. J..