A gate leakage reduction strategy for future CMOS circuits
暂无分享,去创建一个
[1] Tadayoshi Enomoto,et al. A self–controllable–voltage–level (SVL) circuit for low– power, high–speed CMOS circuits , 2002 .
[2] H. Kawaguchi,et al. Zigzag super cut-off CMOS (ZSCCMOS) block activation with self-adaptive voltage level controller: an alternative to clock-gating scheme in leakage dominant era , 2003, 2003 IEEE International Solid-State Circuits Conference, 2003. Digest of Technical Papers. ISSCC..
[3] Zhiping Yu,et al. Impact of gate direct tunneling current on circuit performance: a simulation study , 2001 .
[4] C. Hu,et al. BSIM4 gate leakage model including source-drain partition , 2000, International Electron Devices Meeting 2000. Technical Digest. IEDM (Cat. No.00CH37138).
[5] T. Ma,et al. Polarity dependent gate tunneling currents in dual-gate CMOSFETs , 1998 .
[6] Douglas Yu,et al. Characterization and modeling of edge direct tunneling (EDT) leakage in ultrathin gate oxide MOSFETs , 2001 .
[7] J. Wortman,et al. A comparative study of gate direct tunneling and drain leakage currents in n-MOSFET's with sub-2 nm gate oxides , 2000 .