Multi-Gb/s Bit-by-Bit Receiver Architectures for 1-D Partial-Response Channels
暂无分享,去创建一个
[1] D.D. Antono,et al. 1.27Gb/s/pin 3mW/pin wireless superconnect (WSC) interface scheme , 2003, 2003 IEEE International Solid-State Circuits Conference, 2003. Digest of Technical Papers. ISSCC..
[2] Y. Greshishchev,et al. A 60 dB gain 55 dB dynamic range 10 Gb/s broadband SiGe HBT limiting amplifier , 1999, 1999 IEEE International Solid-State Circuits Conference. Digest of Technical Papers. ISSCC. First Edition (Cat. No.99CH36278).
[3] Mau-Chung Frank Chang,et al. Two 10Gb/s/pin Low-Power Interconnect Methods for 3D ICs , 2007, 2007 IEEE International Solid-State Circuits Conference. Digest of Technical Papers.
[4] Paul D. Franzon,et al. 3 gb/s AC coupled chip-to-chip communication using a low swing pulse receiver , 2006, IEEE Journal of Solid-State Circuits.
[5] R. Guerrieri,et al. 3-D Capacitive Interconnections With Mono- and Bi-Directional Capabilities , 2008, IEEE Journal of Solid-State Circuits.
[6] Ali Hajimiri,et al. Instantaneous clockless data recovery and demultiplexing , 2005, IEEE Transactions on Circuits and Systems II: Express Briefs.
[7] Eugenio Culurciello,et al. Capacitive Inter-Chip Data and Power Transfer for 3-D VLSI , 2006, IEEE Transactions on Circuits and Systems II: Express Briefs.
[8] T. Kawamura,et al. A 10Gb/s burst-mode adaptive gain select limiting amplifier in 0.13/spl mu/m CMOS , 2006, 2006 IEEE International Solid State Circuits Conference - Digest of Technical Papers.
[9] Jan W. M. Bergmans,et al. Decision feedback equalization for digital magnetic recording systems , 1988 .
[10] R. Donaldson,et al. Decision feedback equalization of the dc null in high-density digital magnetic recording , 1978 .
[11] Tadahiro Kuroda,et al. An 11Gb/s Inductive-Coupling Link with Burst Transmission , 2008, 2008 IEEE International Solid-State Circuits Conference - Digest of Technical Papers.
[12] S. Kimura,et al. A 10 Gb/s burst-mode CDR IC in 0.13 /spl mu/m CMOS , 2005, ISSCC. 2005 IEEE International Digest of Technical Papers. Solid-State Circuits Conference, 2005..
[13] A. Adamiecki,et al. 10-Gb/s electrical backplane transmission using duobinary signaling , 2004, 2004 IEEE MTT-S International Microwave Symposium Digest (IEEE Cat. No.04CH37535).
[14] G. David Forney,et al. Maximum-likelihood sequence estimation of digital sequences in the presence of intersymbol interference , 1972, IEEE Trans. Inf. Theory.
[15] A.C. Carusone,et al. A 14-Gb/s 32 mW AC coupled receiver in 90-nm CMOS , 2007, 2007 IEEE Symposium on VLSI Circuits.
[16] Jaekyun Moon,et al. Constrained Partial Response Receivers for High-Speed Links , 2008, IEEE Transactions on Circuits and Systems II: Express Briefs.
[17] Hisashi Kobayashi,et al. Application of partial-response channel coding to magnetic recording systems , 1970 .
[18] R. Amirtharajah,et al. An alignment insensitive separable electromagnetic coupler for high speed digital multidrop bus applications , 2003, IEEE MTT-S International Microwave Symposium Digest, 2003.
[19] Kazutoshi Kato,et al. High sensitivity APD burst-mode receiver for 10Gbit/s TDM-PON system , 2007, IEICE Electron. Express.
[20] R. Ho,et al. Proximity communication , 2004, IEEE Journal of Solid-State Circuits.