This paper proposes novel high-performance bus architecture for memory-intensive embedded multimedia SoCs. It has a pipelined bidirectional bus for high speed and small area. It has two separate bus called system bus and memory bus, where memory-intensive IPs are connected to memory bus so not to degrade system bus performance. To avoid starvation of low-priority masters, the proposed bus exploits probability-based arbitration policy where the arbitration probability of each master is determined in proportion to its execution time. To increase transmission bandwidth, it also exploits bus partitioning where several masters often access their slaves concurrently without multilayer structure. The proposed bus is designed, implemented, verified, and evaluated in hardware level. Simulation results show that the proposed bus improves effective bandwidth by 2.8~3.6 times and communication latency by 3.1~4.7 times when compared to AMBA bus.
[1]
Cheng-Kok Koh,et al.
SAMBA-Bus: A High Performance Bus Architecture for System-on-Chips
,
2003,
IEEE Transactions on Very Large Scale Integration (VLSI) Systems.
[2]
M. Motomura,et al.
Wrapper-based bus implementation techniques for performance improvement and cost reduction
,
2004,
IEEE Journal of Solid-State Circuits.
[3]
Pierre Bricaud,et al.
Reuse methodology manual for system-on-chip designs
,
1998
.
[4]
Pasi Liljeberg,et al.
Implementation of a self-timed segmented bus
,
2003,
IEEE Design & Test of Computers.