Design Optimization Study of Reconfigurable Interconnects
暂无分享,去创建一个
[1] M. Vinet,et al. Balancing pull-in and adhesion stability margins in non-volatile NEM switches , 2017, 2017 IEEE SOI-3D-Subthreshold Microelectronics Technology Unified Conference (S3S).
[2] Woo Young Choi,et al. Monolithic Three-Dimensional 65-nm CMOS-Nanoelectromechanical Reconfigurable Logic for Sub-1.2-V Operation , 2017, IEEE Electron Device Letters.
[3] Tsu-Jae King Liu,et al. Embedded Nano-Electro-Mechanical Memory for Energy-Efficient Reconfigurable Logic , 2016, IEEE Electron Device Letters.
[4] W. Choi,et al. Three-Dimensional Integration of Complementary Metal-Oxide-Semiconductor-Nanoelectromechanical Hybrid Reconfigurable Circuits , 2015, IEEE Electron Device Letters.
[5] Mark Y. Liu,et al. A 14nm logic technology featuring 2nd-generation FinFET, air-gapped interconnects, self-aligned double patterning and a 0.0588 µm2 SRAM cell size , 2014, 2014 IEEE International Electron Devices Meeting.
[6] Bing Chen,et al. Efficient in-memory computing architecture based on crossbar arrays , 2015, 2015 IEEE International Electron Devices Meeting (IEDM).
[8] T. Liu,et al. Adhesive Force Characterization for MEM Logic Relays With Sub-Micron Contacting Regions , 2014, Journal of Microelectromechanical Systems.