Pulsewidth control loop in high-speed CMOS clock buffers

In high-speed CMOS clock buffer design, the duty cycle of a clock is liable to be changed when the clock passes through a multistage buffer because the circuit is not pure digital. Signal quality degradation is influenced by temperature and process deviation. In this paper, we propose a pulsewidth control loop to get required pulsewidth. To investigate the loop stability, a linearized small signal analysis model is used. Results of SPICE simulation show that the pulsewidth can be well controlled if the loop parameters are properly chosen. The pulsewidth can be easily adjusted to a desired value by sizing the ratio of transistor sizes in the current mirror of charge pump.

[1]  M. Bayer,et al.  Cell based fully integrated CMOS frequency synthesizers , 1993, Proceedings of IEEE Custom Integrated Circuits Conference - CICC '93.

[2]  Michael Günther,et al.  Modelling and simulating charge sensitive mos circuits , 1996 .

[3]  ffalourd,et al.  Integrated Circuit Design , 2016, Lecture Notes in Computer Science.

[4]  M. Horowitz,et al.  Precise delay generation using coupled oscillators , 1993, 1993 IEEE International Solid-State Circuits Conference Digest of Technical Papers.

[5]  T. Frank,et al.  Fully integrated CMOS phase-locked loop with 15 to 240 MHz locking range and /spl plusmn/50 ps jitter , 1995 .

[6]  Eun-Chang Choi,et al.  Analysis of Overload of a Charge-Pump PLL , 1997 .

[7]  F. Gardner,et al.  Charge-Pump Phase-Lock Loops , 1980, IEEE Trans. Commun..

[8]  Jan W. M. Bergmans Effect of loop delay on stability of discrete-time PLL , 1995 .

[9]  Dao-Long Chen,et al.  A 1.25 Gb/s, 460 mW CMOS transceiver for serial data communication , 1997, 1997 IEEE International Solids-State Circuits Conference. Digest of Technical Papers.

[10]  E. Roza Analysis of Phase-Locked Timing Extraction Circuits for Pulse Code Transmission , 1974, IEEE Trans. Commun..

[11]  Z.Y. Chang,et al.  A CMOS clock-frame regeneration chip with ECL-compatible input/output [for SONET] , 1993, 1993 European Conference on Design Automation with the European Event in ASIC Design.

[12]  Makoto Nagata,et al.  A PWM signal processing core circuit based on a switched current integration technique , 1998, IEEE J. Solid State Circuits.

[13]  John Y. Hung,et al.  Implementation of a fuzzy controller for DC-DC converters using an inexpensive 8-b microcontroller , 1997, IEEE Trans. Ind. Electron..

[14]  Thomas H. Lee,et al.  A 2.5 V CMOS delay-locked loop for 18 Mbit, 500 megabyte/s DRAM , 1994, IEEE J. Solid State Circuits.