Technology-driven limits on DVFS controllability of multiple voltage-frequency island designs: A system-level perspective
暂无分享,去创建一个
Radu Marculescu | Siddharth Garg | Ümit Y. Ogras | Diana Marculescu | R. Marculescu | Diana Marculescu | S. Garg
[1] Benjamin C. Kuo,et al. Digital Control Systems , 1977 .
[2] Radu Marculescu,et al. Variation-adaptive feedback control for networks-on-chip with multiple clock domains , 2008, 2008 45th ACM/IEEE Design Automation Conference.
[3] David Z. Pan,et al. A Voltage-Frequency Island Aware Energy Optimization Framework for Networks-on-Chip , 2011, IEEE Journal on Emerging and Selected Topics in Circuits and Systems.
[4] Kellen Petersen August. Real Analysis , 2009 .
[5] Meeta Sharma Gupta,et al. System level analysis of fast, per-core DVFS using on-chip switching regulators , 2008, 2008 IEEE 14th International Symposium on High Performance Computer Architecture.
[6] D. Marculescu,et al. Speed and voltage selection for GALS systems based on voltage/frequency islands , 2005, Proceedings of the ASP-DAC 2005. Asia and South Pacific Design Automation Conference, 2005..
[7] Margaret Martonosi,et al. Formal online methods for voltage/frequency control in multiple clock domain microprocessors , 2004, ASPLOS XI.
[8] Siddharth Garg,et al. System-level process-driven variability analysis for single and multiple voltage-frequency island systems , 2006, ICCAD.