A low-jitter skew-calibrated multi-phase clock generator for time-interleaved applications
暂无分享,去创建一个
Time-interleaved architectures employ multiple signal processing paths in parallel to achieve high overall speed while maintaining relaxed speed requirements on individual channels. This type of architecture requires a precise multi-phase clock generator to implement the interleaving function with the performance of the system depending upon the uniformity of the clock signals. This work implements an on-chip dynamic skew calibration multi-phase clock generator with ultra-low jitter. This scheme does not require any additional calibration cycle and therefore does not interrupt the clock output at any time.
[1] Huawen Jin,et al. A digital-background calibration technique for minimizing timing-error effects in time-interleaved ADCs , 2000 .
[2] J.G. Maneatis,et al. Low-jitter and process independent DLL and PLL based on self biased techniques , 1996, 1996 IEEE International Solid-State Circuits Conference. Digest of TEchnical Papers, ISSCC.
[3] Behzad Razavi,et al. PLL/DLL System Noise Analysis for Low Jitter Clock Synthesizer Design , 1996 .