Implementation and analysis of VCO based power-clock supply generator

Demands for low power electronics have motivated designers to explore new approaches to VLSI circuits. The classical approaches of reducing energy dissipation in conventional CMOS circuits include reducing the supply voltages, node capacitances, and switching frequencies. Energy-recovery circuitry, on the other hand, is a new promising approach to the design of VLSI circuits with very low energy dissipation. The supply voltage in adiabatic circuits in addition to providing the power to the circuit behaves as the clock of the circuit and for this reason is called power clock. One of the main concerns in the adiabatic logic circuits is the power clock generation. The design of a power clock generator is a challenging problem in this field. This paper discusses the design and simulation results of a VCO based power-clock supply generation for quasi-adiabatic circuits. The analysis is carried out in cadence design environment using 180nm technology using cell based design approach.

[1]  Shaila Subbaraman,et al.  Achieving sub-adiabatic energy dissipation by varying VBS , 2009, 2009 6th International Conference on Electrical Engineering/Electronics, Computer, Telecommunications and Information Technology.

[2]  S. Younis,et al.  Practical implementation of charge recovering asymptotically zero power CMOS , 1993 .

[3]  Nestoras Tzartzanis,et al.  Low-power digital systems based on adiabatic-switching principles , 1994, IEEE Trans. Very Large Scale Integr. Syst..

[4]  K. T. Lau,et al.  Pass-transistor adiabatic logic with NMOS pull-down configuration , 1998 .

[5]  Shaila Subbaraman,et al.  Low Power 2:1 MUX for Barrel Shifter , 2008, 2008 First International Conference on Emerging Trends in Engineering and Technology.

[6]  Prithvi Shylendra,et al.  Design Of A CMOS VCO And Frequency Divider For 5 GHz Applications , 2007 .

[7]  Vojin G. Oklobdzija,et al.  Pass-transistor adiabatic logic using single power-clock supply , 1997 .

[8]  Deog-Kyoon Jeong,et al.  An efficient charge recovery logic circuit , 1996, IEEE J. Solid State Circuits.

[9]  Priyadarsan Patra Approaches to design of circuits for low-power computation , 1996 .

[10]  Vojin G. Oklobdzija,et al.  Clocked CMOS adiabatic logic with integrated single-phase power-clock supply , 2000, IEEE Trans. Very Large Scale Integr. Syst..

[11]  Soo-Ik Chae,et al.  nMOS reversible energy recovery logic for ultra-low-energy applications , 2000, IEEE Journal of Solid-State Circuits.