Video DSP architecture and its application design methodology for sampling rate conversion

This paper describes the special architecture of the linear array DSP and design methodology for the application to convert sampling rate of the video signals. This methodology allows us to develop a detailed DSP application code for a given sampling conversion rate. Compared to the ASIC implementation of sampling rate conversion, the required time for implementation is drastically reduced. An example of conversion from HDTV to SDTV (wide) is given.

[1]  Yutaka Takahashi,et al.  SVP: serial video processor , 1990, IEEE Proceedings of the Custom Integrated Circuits Conference.

[2]  Yoshihiro Fujita,et al.  A 3.84 GIPS integrated memory array processor with 64 processing elements and a 2-Mb SRAM , 1994, IEEE J. Solid State Circuits.

[3]  Hiroshi Okuda,et al.  FP 15.7: 5.4GOPS Linear Array Architecture DSP for Video-Format Conversion , 1996 .