Video DSP architecture and its application design methodology for sampling rate conversion
暂无分享,去创建一个
Hiroshi Okuda | Masuyoshi Kurokawa | Akihiko Hashiguchi | Koji Aoyama | T. Yamazaki | Seiichiro Iwase | Kenichiro Nakamura | Mamoru Kanou
[1] Yutaka Takahashi,et al. SVP: serial video processor , 1990, IEEE Proceedings of the Custom Integrated Circuits Conference.
[2] Yoshihiro Fujita,et al. A 3.84 GIPS integrated memory array processor with 64 processing elements and a 2-Mb SRAM , 1994, IEEE J. Solid State Circuits.
[3] Hiroshi Okuda,et al. FP 15.7: 5.4GOPS Linear Array Architecture DSP for Video-Format Conversion , 1996 .