A Real-Time Video Decoder for Digital HDTV

In this paper, an architecture for real-time digital HDTV video decoding is presented. Our architecture is based on a dual decoding datapath controlled in a fixed schedule with an efficient write-back scheme for anchor pictures. The decoding datapath is synchronized at the block (8 × 8 pixels) level. Unlike other decoding approaches such as the slice bar decoding method and the cross-divide method, our scheme reduces memory access contention problem to achieve real-time HDTV decoding without a high cost in overall decoder buffers, architecture, and bus. In comparison to data-flow approaches, our method eliminates the complexity associated with tagged data operations. Our anchor picture storage is organized to minimize page-breaks during memory accesses. Simulation shows that with a relatively low rate 81 MHz clock, our decoder can decode MPEG-2 MP@HL HDTV in real-time, based on an ATSC video format of 1,920 × 1,080 pixels/frame at 30 frames/s, at a bit rate of 18 to 20 Mbps.

[1]  C. L. Lee Parallel implementation of motion-compensation for HDTV video decoder , 1997 .

[2]  Nam Ling,et al.  Architecture and bus-arbitration schemes for MPEG-2 video decoder , 1999, IEEE Trans. Circuits Syst. Video Technol..

[3]  Songyu Yu,et al.  Design and implementation of HDTV source decoder , 1998 .

[4]  Geib,et al.  Reducing Memory In MPEG2-video-decoder-architecture , 1997, 1997 International Conference on Consumer Electronics.

[5]  Wu,et al.  An HDTV Video Decoder IC For ATV Receivers , 1997, 1997 International Conference on Consumer Electronics.

[6]  C.L. Lee,et al.  IMPLEMENTATION OF DIGITAL HDTV VIDEO DECODER BY MULTIPLE MULTIMEDIA VIDEO PROCESSORS , 1996, 1996. Digest of Technical Papers., International Conference on Consumer Electronics.

[7]  Hui Wang,et al.  A novel HDTV video decoder and decentralized control scheme , 2001, IEEE Trans. Consumer Electron..

[8]  A. Cugnini,et al.  MPEG-2 video decoder for the digital HDTV Grand Alliance system , 1995 .

[9]  Soo-Ik Chae,et al.  A cost-effective architecture for HDTV video decoder in ATSC receivers , 1998 .