A Multimode Shuffled Iterative Decoder Architecture for High-Rate RS-LDPC Codes
暂无分享,去创建一个
Yeong-Luh Ueng | Chun-Jung Chen | Kuan-Chieh Wang | Chung-Jay Yang | Yeong-Luh Ueng | Kuan-Chieh Wang | Chung-Jay Yang | Chun-Jung Chen
[1] Robert G. Gallager,et al. Low-density parity-check codes , 1962, IRE Trans. Inf. Theory.
[2] Yeong-Luh Ueng,et al. A Fast-Convergence Decoding Method and Memory-Efficient VLSI Decoder Architecture for Irregular LDPC Codes in the IEEE 802.16e Standards , 2007, 2007 IEEE 66th Vehicular Technology Conference.
[3] Marc P. C. Fossorier,et al. Shuffled iterative decoding , 2005, IEEE Transactions on Communications.
[4] A. J. Blanksby,et al. A 690-mW 1-Gb/s 1024-b, rate-1/2 low-density parity-check code decoder , 2001, IEEE J. Solid State Circuits.
[5] Frank Kienle,et al. A Synthesizable IP Core for WIMAX 802.16E LDPC Code Decoding , 2006, 2006 IEEE 17th International Symposium on Personal, Indoor and Mobile Radio Communications.
[6] Zhongfeng Wang,et al. Decoder Design for RS-Based LDPC Codes , 2009, IEEE Transactions on Circuits and Systems II: Express Briefs.
[7] Yeong-Luh Ueng,et al. A shuffled message-passing decoding method for memory-based LDPC decoders , 2009, 2009 IEEE International Symposium on Circuits and Systems.
[8] Xin-Yu Shih,et al. An 8.29 mm$^{2}$ 52 mW Multi-Mode LDPC Decoder Design for Mobile WiMAX System in 0.13 $\mu$m CMOS Process , 2008, IEEE Journal of Solid-State Circuits.
[9] Martin J. Wainwright,et al. A 47 Gb/s LDPC decoder with improved low error rate performance , 2009, 2009 Symposium on VLSI Circuits.
[10] C.-J. Richard Shi,et al. Sliced Message Passing: High Throughput Overlapped Decoding of High-Rate Low-Density Parity-Check Codes , 2008, IEEE Transactions on Circuits and Systems I: Regular Papers.
[11] Jun Tang,et al. Reconfigurable Shuffle Network Design in LDPC Decoders , 2006, IEEE 17th International Conference on Application-specific Systems, Architectures and Processors (ASAP'06).
[12] Zhongfeng Wang,et al. Efficient Shuffle Network Architecture and Application for WiMAX LDPC Decoders , 2009, IEEE Trans. Circuits Syst. II Express Briefs.
[13] Shu Lin,et al. A class of low-density parity-check codes constructed based on Reed-Solomon codes with two information symbols , 2003, IEEE Communications Letters.
[14] Naresh R. Shanbhag,et al. High-throughput LDPC decoders , 2003, IEEE Trans. Very Large Scale Integr. Syst..
[15] Lara Dolecek,et al. GEN03-6: Investigation of Error Floors of Structured Low-Density Parity-Check Codes by Hardware Emulation , 2006, IEEE Globecom 2006.
[16] Mohammed Atiquzzaman,et al. VLSI Architectures for Layered Decoding for Irregular LDPC Codes of WiMax , 2007, 2007 IEEE International Conference on Communications.
[17] A. Blanksby,et al. A 690-mW 1-Gb/s 1024-b, rate-1/2 low-density parity-check code decoder , 2001, IEEE J. Solid State Circuits.
[18] Vincent C. Gaudet,et al. Design of High-Throughput Fully Parallel LDPC Decoders Based on Wire Partitioning , 2010, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.
[19] Marc P. C. Fossorier,et al. Iterative Decoding With Replicas , 2007, IEEE Transactions on Information Theory.
[20] Tinoosh Mohsenin,et al. Multi-Split-Row Threshold decoding implementations for LDPC codes , 2009, 2009 IEEE International Symposium on Circuits and Systems.
[21] Joseph R. Cavallaro,et al. Configurable, High Throughput, Irregular LDPC Decoder Architecture: Tradeoff Analysis and Implementation , 2006, IEEE 17th International Conference on Application-specific Systems, Architectures and Processors (ASAP'06).
[22] D.E. Hocevar,et al. A reduced complexity decoder architecture via layered decoding of LDPC codes , 2004, IEEE Workshop onSignal Processing Systems, 2004. SIPS 2004..
[23] Shao Huaizong,et al. The Application of High-Rate LDPC Codes in Image Transmission over Wireless Channel , 2006, 2006 International Conference on Communications, Circuits and Systems.
[24] Frank Kienle,et al. Low Complexity LDPC Code Decoders for Next Generation Standards , 2007, 2007 Design, Automation & Test in Europe Conference & Exhibition.
[25] Luca Fanucci,et al. Layered Decoding of Non-Layered LDPC Codes , 2006, 9th EUROMICRO Conference on Digital System Design (DSD'06).
[26] Guido Masera,et al. Implementation of a Flexible LDPC Decoder , 2007, IEEE Transactions on Circuits and Systems II: Express Briefs.
[27] Hideki Imai,et al. Reduced complexity iterative decoding of low-density parity check codes based on belief propagation , 1999, IEEE Trans. Commun..
[28] Robert Michael Tanner,et al. A recursive approach to low complexity codes , 1981, IEEE Trans. Inf. Theory.
[29] Tong Zhang,et al. Area-Efficient Min-Sum Decoder Design for High-Rate Quasi-Cyclic Low-Density Parity-Check Codes in Magnetic Recording , 2007, IEEE Transactions on Magnetics.
[30] Jinghu Chen,et al. Density evolution for two improved BP-Based decoding algorithms of LDPC codes , 2002, IEEE Communications Letters.
[31] Jean-Luc Danger,et al. Generic Description and Synthesis of LDPC Decoders , 2007, IEEE Transactions on Communications.
[32] Zhongfeng Wang,et al. Multi-Gb/s LDPC Code Design and Implementation , 2009, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.
[33] Alan N. Willson,et al. Enhanced delta-based layered decoding of WiMAX QC-LDPC codes , 2008, 2008 IEEE International Symposium on Circuits and Systems.
[34] Zhongfeng Wang,et al. Efficient decoder design for high-throughput LDPC decoding , 2008, APCCAS 2008 - 2008 IEEE Asia Pacific Conference on Circuits and Systems.
[35] Shie Mannor,et al. Fully Parallel Stochastic LDPC Decoders , 2008, IEEE Transactions on Signal Processing.
[36] Frank R. Kschischang,et al. Power Reduction Techniques for LDPC Decoders , 2008, IEEE Journal of Solid-State Circuits.
[37] D.J.C. MacKay,et al. Good error-correcting codes based on very sparse matrices , 1997, Proceedings of IEEE International Symposium on Information Theory.
[38] Keshab K. Parhi,et al. Area efficient controller design of barrel shifters for reconfigurable LDPC decoders , 2008, 2008 IEEE International Symposium on Circuits and Systems.
[39] N. Wehn,et al. FlexiChaP: A reconfigurable ASIP for convolutional, turbo, and LDPC code decoding , 2008, 2008 5th International Symposium on Turbo Codes and Related Topics.
[40] Hsie-Chia Chang,et al. Multi-mode message passing switch networks applied for QC-LDPC decoder , 2008, 2008 IEEE International Symposium on Circuits and Systems.
[41] Frank R. Kschischang,et al. Block-Interlaced LDPC Decoders With Reduced Interconnect Complexity , 2008, IEEE Transactions on Circuits and Systems II: Express Briefs.
[42] V. Benes. Optimal rearrangeable multistage connecting networks , 1964 .
[43] Gwan S. Choi,et al. Low-density parity-check decoder architecture for high throughput optical fiber channels , 2003, Proceedings 21st International Conference on Computer Design.
[44] Bruce F. Cockburn,et al. A scalable LDPC decoder ASIC architecture with bit-serial message exchange , 2008, Integr..