External capacitorless low dropout linear regulator using cascode structure
暂无分享,去创建一个
[1] Ka Nang Leung,et al. A low-voltage CMOS low-dropout regulator with enhanced loop response , 2004, 2004 IEEE International Symposium on Circuits and Systems (IEEE Cat. No.04CH37512).
[2] Gabriel A. Rincón-Mora,et al. A 5mA 0.6μm CMOS Miller-Compensated LDO Regulator with -27dB Worst-Case Power-Supply Rejection Using 60pF of On-Chip Capacitance , 2007, 2007 IEEE International Solid-State Circuits Conference. Digest of Technical Papers.
[3] E. Sanchez-Sinencio,et al. Single Miller capacitor frequency compensation technique for low-power multistage amplifiers , 2005, IEEE Journal of Solid-State Circuits.
[4] J. Choma,et al. A supply-noise-insensitive CMOS PLL with a voltage regulator using DC-DC capacitive converter , 2001, IEEE J. Solid State Circuits.
[5] Chenchang Zhan,et al. A low dropout regulator for SoC with high power supply rejection and low quiescent current , 2009, Proceedings of the 2009 12th International Symposium on Integrated Circuits.