External capacitorless low dropout linear regulator using cascode structure

Recent developments in system-on-chip (SoC) applications lead to an increasing attention on biomedical implantable IC designs. Being implantable, a CMOS low dropout regulator (LDR) with high power supply rejection (PSR) must have an on-chip output capacitor. To achieve a high PSR over a wide frequency range, a cascode technique with power NMOS and power PMOS is utilized to increase the output impedance of the LDR so that the output voltage can be less susceptible to any changes in the input voltage. With this technique, a clean and stable voltage can be produced. The test chip is implemented by TSMC 0.18um 1P6M CMOS technology with an area of 0.872×0.561 mm2. The measured PSR at full load without using large external output capacitor is -33.6 dB at 60MHz and the ripple is 28mV. The power consumption is 2.13 mW and the efficiency is 77%.

[1]  Ka Nang Leung,et al.  A low-voltage CMOS low-dropout regulator with enhanced loop response , 2004, 2004 IEEE International Symposium on Circuits and Systems (IEEE Cat. No.04CH37512).

[2]  Gabriel A. Rincón-Mora,et al.  A 5mA 0.6μm CMOS Miller-Compensated LDO Regulator with -27dB Worst-Case Power-Supply Rejection Using 60pF of On-Chip Capacitance , 2007, 2007 IEEE International Solid-State Circuits Conference. Digest of Technical Papers.

[3]  E. Sanchez-Sinencio,et al.  Single Miller capacitor frequency compensation technique for low-power multistage amplifiers , 2005, IEEE Journal of Solid-State Circuits.

[4]  J. Choma,et al.  A supply-noise-insensitive CMOS PLL with a voltage regulator using DC-DC capacitive converter , 2001, IEEE J. Solid State Circuits.

[5]  Chenchang Zhan,et al.  A low dropout regulator for SoC with high power supply rejection and low quiescent current , 2009, Proceedings of the 2009 12th International Symposium on Integrated Circuits.