Ultra-low-leakage chip multiprocessor design with hybrid FinFET logic styles

FinFET has begun replacing CMOS at the 22nm technology node because of its enhanced ability to mitigate short-channel effects. Although leakage power of FinFET logic gates is lower than their CMOS counterparts, it still contributes to a large part of total power consumption. In this article, we show how ultra-low-leakage FinFET chip multiprocessors (CMPs) can be designed using a hybrid logic style. This hybrid style exploits the ultra-low-leakage feature of asymmetric-workfunction shorted-gate (ASG) FinFETs and the high-performance feature of shorted-gate (SG) FinFETs. We explore the impact of the hybrid style at both the module and CMP levels. To do this, we have developed FinFET logic libraries targeted at SG and ASG logic gates, suitably characterized for various parameters of interest. We have also modified existing tools and created a framework to evaluate the hybrid designs of SRAMs, caches, and CMPs. Using the design with SG FinFETs as the baseline for comparison, our experimental results show that the hybrid style can reduce leakage power of execution units to as low as 10.6% of the baseline without hurting performance, that of SRAMs to between 21.5% and 4.8% of the baseline with 0%-8.3% delay overhead, and that of CMPs to 10.0% of the baseline with negligible performance degradation.

[1]  C. Hu,et al.  FinFET-a self-aligned double-gate MOSFET scalable to 20 nm , 2000 .

[2]  Niraj K. Jha,et al.  FinCANON: A PVT-Aware Integrated Delay and Power Modeling Framework for FinFET-Based Caches and On-Chip Networks , 2014, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.

[3]  Steven M. Nowick,et al.  ACM Journal on Emerging Technologies in Computing Systems , 2010, TODE.

[4]  Harold S. Stone,et al.  A Parallel Algorithm for the Efficient Solution of a General Class of Recurrence Equations , 1973, IEEE Transactions on Computers.

[5]  E.J. Nowak,et al.  Turning silicon on its edge [double gate CMOS/FinFET technology] , 2004, IEEE Circuits and Devices Magazine.

[6]  E. Nowak,et al.  High-performance symmetric-gate and CMOS-compatible V/sub t/ asymmetric-gate FinFET devices , 2001, International Electron Devices Meeting. Technical Digest (Cat. No.01CH37224).

[7]  Niraj K. Jha,et al.  Design of ultra-low-leakage logic gates and flip-flops in high-performance FinFET technology , 2011, 2011 12th International Symposium on Quality Electronic Design.

[8]  Mathias Beike,et al.  Digital Integrated Circuits A Design Perspective , 2016 .

[9]  Anish Muttreja,et al.  CMOS logic design with independent-gate FinFETs , 2007, 2007 25th International Conference on Computer Design.

[10]  Christian Bienia,et al.  Benchmarking modern multiprocessors , 2011 .

[11]  Niraj K. Jha,et al.  McPAT-PVT: Delay and Power Modeling Framework for FinFET Processor Architectures Under PVT Variations , 2015, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.

[12]  Niraj K. Jha,et al.  Parasitics-Aware Design of Symmetric and Asymmetric Gate-Workfunction FinFET SRAMs , 2014, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.

[13]  B. Nikolic,et al.  FinFET SRAM with Enhanced Read / Write Margins , 2006, 2006 IEEE international SOI Conferencee Proceedings.

[14]  Niraj K. Jha,et al.  FinFET-based dynamic power management of on-chip interconnection networks through adaptive back-gate biasing , 2009, 2009 IEEE International Conference on Computer Design.

[15]  Somayeh Sardashti,et al.  The gem5 simulator , 2011, CARN.

[16]  Niraj K. Jha,et al.  Design of Logic Gates and Flip-Flops in High-Performance FinFET Technology , 2013, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.