A reconfigurable multi-chip analog neural network: recognition and back-propagation training

A multi-chip analog neural network system capable of prototyping networks with as many as 81920 synaptic connections and 1024 neurons is described. The neural network architecture is reconfigurable by routing all neuron activation values through a host computer which can re-map the network connectivity by changing a look-up table in memory. Once a network is successfully prototyped, it is hardwired and embedded in an application to take full advantage of the performance that the electrically trainable analog neural network (ETANN) chips provide. A multi-layer, multi-chip neural network containing 12660 synaptic connections designed for a pattern recognition application is described along with results. Constraints on network topologies associated with the busing architecture chosen and simulation of this multi-chip system are discussed.<<ETX>>

[1]  Lawrence D. Jackel,et al.  Backpropagation Applied to Handwritten Zip Code Recognition , 1989, Neural Computation.

[2]  B. Gupta,et al.  Learning on an analog VLSI neural network chip , 1990, 1990 IEEE International Conference on Systems, Man, and Cybernetics Conference Proceedings.

[3]  Kiyohiro Shikano,et al.  Modularity and scaling in large phonemic neural networks , 1989, IEEE Trans. Acoust. Speech Signal Process..

[4]  Ralph Etienne-Cummings,et al.  An analog neural computer with modular architecture for real-time dynamic computations , 1992 .

[5]  S. Tam,et al.  An electrically trainable artificial neural network (ETANN) with 10240 'floating gate' synapses , 1990, International 1989 Joint Conference on Neural Networks.

[6]  Ronald J. Williams,et al.  A Learning Algorithm for Continually Running Fully Recurrent Neural Networks , 1989, Neural Computation.