CMOS wave pipelining using transmission-gate logic
暂无分享,去创建一个
[1] Michael J. Flynn,et al. Fast multiplication in VLSI using wave pipelining techniques , 1994, J. VLSI Signal Process..
[2] Derek Chi-Lan Wong. Techniques for designing high-performance digital circuits using wave pipelining , 1992 .
[3] Giovanni De Micheli,et al. Designing high-performance digital circuits using wave pipelining: algorithms and practical experiences , 1993, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..
[4] L. W. Cotten. Maximum-rate pipeline systems , 1969, AFIPS '69 (Spring).
[5] Fabian Klass,et al. Use of CMOS Technology in Wave Pipelining , 1992, The Fifth International Conference on VLSI Design.
[6] Wentai Liu,et al. Theoretical and Practical Issues in CMOS Wave Pipelining , 1991, VLSI.
[7] Kazuo Yano,et al. A 3.8-ns CMOS 16*16-b multiplier using complementary pass-transistor logic , 1990 .
[8] S. K. Nandy,et al. A 400 MHz wave-pipelined 8/spl times/8-bit multiplier in CMOS technology , 1993, Proceedings of 1993 IEEE International Conference on Computer Design ICCD'93.
[9] H. T. Kung,et al. A Regular Layout for Parallel Adders , 1982, IEEE Transactions on Computers.
[10] W. Balakrishnan,et al. Very-high-speed VLSI 2s-complement multiplier using signed binary digits , 1992 .
[11] Katsuhiro Shimohigashi,et al. Low-voltage ULSI design , 1993 .