A 40nm CMOS all-digital fractional-N synthesizer without requiring calibration
暂无分享,去创建一个
[1] Enrico Temporiti,et al. A 3.5GHz wideband ADPLL with fractional spur suppression through TDC dithering and feedforward compensation , 2010, 2010 IEEE International Solid-State Circuits Conference - (ISSCC).
[2] Enrico Temporiti,et al. A 3.5 GHz Wideband ADPLL With Fractional Spur Suppression Through TDC Dithering and Feedforward Compensation , 2010, IEEE Journal of Solid-State Circuits.
[3] O. Moreira-Tamayo,et al. All-digital TX frequency synthesizer and discrete-time receiver for Bluetooth radio in 130-nm CMOS , 2004, IEEE Journal of Solid-State Circuits.
[4] P. Placidi,et al. Analysis of parameter-independent PLLs with bang-bang phase-detectors , 1998, 1998 IEEE International Conference on Electronics, Circuits and Systems. Surfing the Waves of Science and Technology (Cat. No.98EX196).
[5] K.J. Wang,et al. Spurious Tone Suppression Techniques Applied to a Wide-Bandwidth 2.4 GHz Fractional-N PLL , 2008, IEEE Journal of Solid-State Circuits.
[6] Ping-Ying Wang,et al. A Fractional Spur-Free ADPLL with Loop-Gain Calibration and Phase-Noise Cancellation for GSM/GPRS/EDGE , 2008, 2008 IEEE International Solid-State Circuits Conference - Digest of Technical Papers.
[7] Poras T. Balsara,et al. Digitally controlled oscillator (DCO)-based architecture for RF frequency synthesis in a deep-submicrometer CMOS Process , 2003, IEEE Trans. Circuits Syst. II Express Briefs.
[8] Ian Galton,et al. Spurious -Tone Suppression Techniques Applied to a Wide-Bandwidth 2.4GHz Fractional-N PLL , 2008, 2008 IEEE International Solid-State Circuits Conference - Digest of Technical Papers.