A 6-bit 1GS/s DAC using an area efficient switching scheme for gradient-error tolerance
暂无分享,去创建一个
Tao Wang | Hui Wang | Yufeng Yao | Yuhua Cheng | Haonan Wang
[1] Marvin Onabajo,et al. Analog Circuit Design for Process Variation-Resilient Systems-on-a-Chip , 2012 .
[2] Keiichi Koike,et al. A 557-mW, 2.5-Gbit/s SONET/SDH regenerator-section terminating LSI chip using low-power bipolar-LSI design , 1999, IEEE J. Solid State Circuits.