A vertical power device conductive assembly at wafer level using direct bonding technology

The paper presents current technological achievements and associated characterizations of the mechanical, thermal and electrical properties of the assembly at wafer level of vertical power devices matrices. Based on direct bonding technology, metallic substrates are bonded to the Silicon active layer at wafer level to ensure back-side common electrode electrical interconnections while offering outstanding electrical and thermal behavior. In addition, the characteristics of the power device can be optimized independently from mechanical requirements on Silicon thicknesses. The technological integration is described and analyzed. The paper focuses afterwards on the electrical characterizations of these new components. The interest of this partial packaging technique is related to the ease of implementation of numerous power devices used for example in interleaved converter topologies where up to ten to fourteen inverter arms can be connected in parallel to significantly reduce the needed filtering elements.

[1]  Hsueh-Rong Chang,et al.  300A 650V 70 um thin IGBTs with double-sided cooling , 2011, 2011 IEEE 23rd International Symposium on Power Semiconductor Devices and ICs.

[2]  Yoshikazu Takahashi,et al.  Investigation on wirebond-less power module structure with high-density packaging and high reliability , 2011, 2011 IEEE 23rd International Symposium on Power Semiconductor Devices and ICs.

[3]  C. Schaeffer,et al.  Single Die Multiple 600 V Power Diodes With Deep Trench Terminations and Isolation , 2011, IEEE Transactions on Power Electronics.

[4]  Thomas Stockmeier,et al.  SKiN: Double side sintering technology for new packages , 2011, 2011 IEEE 23rd International Symposium on Power Semiconductor Devices and ICs.

[5]  M. Zussy,et al.  Copper Direct-Bonding Characterization and Its Interests for 3D Integration , 2009 .

[6]  Simonot Timothe,et al.  A novel power system in package with 3D chip on chip interconnections of the power transistor and its gate driver , 2011, 2011 IEEE 23rd International Symposium on Power Semiconductor Devices and ICs.

[7]  Pierric Gueguen,et al.  Full characterization of Cu/Cu direct bonding for 3D integration , 2010, 2010 Proceedings 60th Electronic Components and Technology Conference (ECTC).

[8]  L. Di Cioccio,et al.  Investigation of stress induced voiding and electromigration phenomena on direct copper bonding interconnects for 3D integration , 2011, 2011 International Electron Devices Meeting.