Development and characterisation of a 3D technology including TSV and Cu pillars for high frequency applications
暂无分享,去创建一个
D. Henry | R. Anciant | N. Sillon | A. Farcy | S. Chéramy | J. Charbonnier | R. Hida | P. Chausse | M. Neyret | O. Hajji | G. Garnier | C. Brunet-Manquat | P. Haumesser | L. Vandroux | M. Rousseau | J. Cuzzocrea | G. Druais | E. Saugier
[1] R. Anciant,et al. Through Silicon Vias Technology for CMOS Image Sensors Packaging: Presentation of Technology and Electrical Results , 2008, 2008 10th Electronics Packaging Technology Conference.
[2] M. Zussy,et al. Facilitating Ultrathin Wafer Handling for TSV Processing , 2008, 2008 10th Electronics Packaging Technology Conference.
[3] B. Ebersberger,et al. Cu pillar bumps as a lead-free drop-in replacement for solder-bumped, flip-chip interconnects , 2008, 2008 58th Electronic Components and Technology Conference.
[4] A. Astier,et al. 3D integration process flow for set-top box application: Description of technology and electrical results , 2009, 2009 European Microelectronics and Packaging Conference.
[5] Sophie Verrun,et al. 3D integration technology for set-top box application , 2009, 2009 IEEE International Conference on 3D System Integration.