A 1.5-GS/s 5-bit interpolating ADC with offset averaging and interpolating sharing resistors network

In this paper, a 1.5-GS/s 5-bit interpolating analog-to-digital converter (ADC) with offset averaging and interpolating sharing resistors network (OAISRN) is presented. The proposed OAISRN is based on conventional flash ADC and the concept of zero crossing points in folding and interpolating architecture. In order to reduce power dissipation yet to make a high performance, it removes half of preamplifiers and ensures matching by using offset averaging and 2x-interpolation sharing resistors network behind the initial zero crossing points generators array. Implementation of the OAISRN is explained in detail and its impact on signal bandwidth is discussed. The interpolating ADC in TSMC 65 nm process achieves SNDR of 27.8 dB and SFDR of 37.7 dB for 745 MHz input frequency located at 1.5 GS/s in postsimulation. The power consumption is 9.6 mW under a supply voltage of 1.2 V.

[1]  森村 浩季,et al.  IEEE International Solid-State Circuits Conference (ISSCC) 2004 国際会議報告 , 2004 .

[2]  A. Abidi,et al.  A 6 b 1.3 GSample/s A/D converter in 0.35 /spl mu/m CMOS , 2001, 2001 IEEE International Solid-State Circuits Conference. Digest of Technical Papers. ISSCC (Cat. No.01CH37177).

[3]  F. Kuttner,et al.  A 6-bit 1.2-GS/s low-power flash-ADC in 0.13-/spl mu/m digital CMOS , 2005, IEEE Journal of Solid-State Circuits.

[4]  M.-C.F. Chang,et al.  A 1-GHz signal bandwidth 6-bit CMOS ADC with power-efficient averaging , 2005, IEEE Journal of Solid-State Circuits.

[5]  M. Vertregt,et al.  A 6b 1.6 Gsample/s flash ADC in 0.18 /spl mu/m CMOS using averaging termination , 2002, 2002 IEEE International Solid-State Circuits Conference. Digest of Technical Papers (Cat. No.02CH37315).